Resource Efficient Architecture for Current Control Loop of Two PMSMs

Publisher: Trans Tech Publications

E-ISSN: 1662-7482|2015|741|619-622

ISSN: 1660-9336

Source: Applied Mechanics and Materials, Vol.2015, Iss.741, 2015-04, pp. : 619-622

Disclaimer: Any content in publications that violate the sovereignty, the constitution or regulations of the PRC is not accepted or approved by CNPIEC.

Previous Menu Next

Abstract

This paper presents a novel closed current control loop of permanent magnet synchronous motor (PMSM). Conventional current control loops need two PI controllers per one PMSM. The paper provides a method for reduction of the resource consumption by using one PI controller for two PMSM. Combining with Black Box Blockset written by Verilog HDL based on Xilinx System Generator, one effective PI controller is designed instead of four PI controllers and simulated using Simulink. The utilization of FPGA resources is verified by Xilinx ISE 14.7 tool. The results show that the proposed method can reduce resource consumption and do not influence system performances observably.