A 400 MHz–1.5 GHz all digital integer-N PLL with a reference spur reduction technique

Author: Song Junyoung   Hwang Sewook   Kim Tae-Chan   Kim Chulwoo  

Publisher: Springer Publishing Company

ISSN: 0925-1030

Source: Analog Integrated Circuits and Signal Processing, Vol.79, Iss.1, 2014-04, pp. : 183-189

Disclaimer: Any content in publications that violate the sovereignty, the constitution or regulations of the PRC is not accepted or approved by CNPIEC.

Previous Menu Next