Natural instruction level parallelism-aware compiler for high-performance QueueCore processor architecture

Author: Abderazek Ben   Masuda Masashi   Canedo Arquimedes   Kuroda Kenichi  

Publisher: Springer Publishing Company

ISSN: 0920-8542

Source: The Journal of Supercomputing, Vol.57, Iss.3, 2011-09, pp. : 314-338

Disclaimer: Any content in publications that violate the sovereignty, the constitution or regulations of the PRC is not accepted or approved by CNPIEC.

Previous Menu Next

Abstract