Author: Tehranipour M.H.
Publisher: Springer Publishing Company
ISSN: 0923-8174
Source: Journal of Electronic Testing, Vol.20, Iss.2, 2004-04, pp. : 155-168
Disclaimer: Any content in publications that violate the sovereignty, the constitution or regulations of the PRC is not accepted or approved by CNPIEC.
Abstract
Related content
A Low-Cost BIST Architecture for Linear Histogram Testing of ADCs
By Azaïs F.
Journal of Electronic Testing, Vol. 17, Iss. 2, 2001-04 ,pp. :
Scalable Delay Fault BIST for Use with Low-Cost ATE
By Polian Ilia
Journal of Electronic Testing, Vol. 20, Iss. 2, 2004-04 ,pp. :